Up2Europe est un accélérateur d’idées pour des projets de coopération.
La plateforme Ma Région Sud fait partie de l'écosystème de Up2Europe qui permet de booster la coopération à un niveau supérieur!
Besoin d'aide ? La Région Sud vous accompagne
Laissez-vous guider par notre équipe d'experts ! Saisissez votre mail et nous reviendrons vers vous rapidement
Wavelength Division Multiplexed Photonic Layer on .. (WADIMOS)
Wavelength Division Multiplexed Photonic Layer on CMOS
(WADIMOS)
Date du début: 1 janv. 2008,
Date de fin: 30 juin 2011
PROJET
TERMINÉ
WADIMOS proposes to develop a generic technology for the realization of complex electro-photonic integrated ICs using standard CMOS processing technologies.These ICs will contain a photonic interconnect layer incorporating microsource arrays and ultracompact WDM (wavelength division multiplexing) functionality based on silicon nanophotonic wire circuits, driven directly from by the CMOS electronic circuitry. The photonic interconnect layer is intended to be incorporated in between the uppermost copper layers of an electronic IC. The availability of such ICs will benefit many applications in telecom, local access, datacom, automotives, avionics and sensing, on- and off-chip interconnect. Two applications will be investigated in particular: a 100TB/s datalink for a maskless-lithography tool based on a massively parallel e-beam tool and an optical network-on-chip based on a wavelength routed network directly integrated with CMOS circuits. The latter is addressing the expected limitations imposed by future purely electrical interconnects in complex MPSoC systems. These two applications are each backed by an industrial partner and their architectural design will be studied in separate workpackages, resulting in a set of specifications for the subcomponents forming the electro-photonic IC. Based on these inputs the different subcomponents will be designed, fabricated and characterized. The most relevant subcomponent is a III-V silicon heterogeneous multi-wavelength microsource array, which will be realized fully in a CMOS-pilot line, based on a process previously developed by project partners and independently by INTEL/USCB researchers. Finally, the different subcomponents will be integrated into two demonstrators each addressing one of both applications under study.
Accédez au prémier réseau pour la cooperation européenne
Se connecter
Bonjour, vous êtes sur la plateforme Région Sud Provence-Alpes-Côte d’Azur dédiée aux programmes thématiques et de coopération territoriale. Une équipe d’experts vous accompagne dans vos recherches de financements.
Contactez-nous !
Contactez la Région Sud Provence-Alpes-Côte d'Azur
Vous pouvez nous écrire en Anglais, Français et Italien