Rechercher des projets européens

Design methods for Radio Architectures GOing Nanoscale (DRAGON)
Date du début: 1 févr. 2010, Date de fin: 31 mai 2013 PROJET  TERMINÉ 

Description DRAGON develops a design platform and novel flexible RF architectures for SoC( Systems on Chip) and SiP (Systems in Package).The DRAGON project seeks to achieve distinct reductions in cost, size and energy consumption for multi-standard cellular handsets, and other products employing similar technology, while meeting higher demands on data rate. Increased data rates require the energy consumption per transmitted or received data bit to be reduced, both to save energy and to avoid thermal problems. When successful, wireless data services become an attractive low-cost alternative for novel applications. Always connected should be an option for everyone. With increased integration levels and with a low thermal and energy budget, both system-in-a-package and system-on-a-chip become reality and, SMEs and other non-wireless European industries will be able to develop radio-based products and services. The driving idea behind DRAGON is to research and use new design methodologies and architectural innovation based on reconfigurability and state-of-the-art digital CMOS technology in order to break the barriers imposed by the lacking scaling properties of analog components. Radio transceivers serve as an exemplary case with high impact value. In DRAGON we will develop a design platform comprising multi-standard (EDGE, WCDMA, LTE, and, 4G) transceiver specifications and novel flexible architectures as a tool to meet them. The number of required external components, like analog filters, will be reduced by the use of reconfigurable digital CMOS circuitry; and critical building-blocks will be implemented to demonstrate proof of concept, both of the architecture and design methodology, including a highly linear combined channel filter and receive ADC, RF digitisation receiver, a transmitter DAC, a switched-mode PA with adaptive digital predistortion and adaptive matching networks. All critical building-blocks will be fabricated, tested, and demonstrated in state-of-the-art CMOS technology. The project results will also be provided to standardisation bodies to allow alignment of requirements to technology limits.

Coordinateur

Details

Projet Website

7 Participants partenaires